# Advanced Computer Architectures Lecture – Memory subsystem – part one - introduction, implementation, cache, virtual memory Czech Technical University in Prague, Faculty of Electrical Engineering Slides authors: Michal Štepanovský, update Pavel Píša #### Lecture motivation from programmer POV Quick Quiz 1.: Is the result of both code fragments a same? Quick Quiz 2.: Which of the code fragments is processed faster and why? ``` A: B: int matrix[M][N]; int matrix[M][N]; int i,j,sum=0; int i,j,sum=0; ... for(i=0;i<M;i++) for(j=0;j<N;j++) for(j=0;j<N;j++) for(i=0;i<M;i++) sum+=matrix[i][j]; sum+=matrix[i][j]; ``` Is there a rule how to iterate over matrix element efficiently? #### From UMA to NUMA development (even in PC segment) **MC - Memory controller** – contains circuitry responsible for SDRAM read and writes. It also takes care of refreshing each memory cell every 64 ms. #### Intel Core 2 generation more detailed ... Northbridge became Graphics and Memory Controller Hub (GMCH) ## Intel i3/5/7 generation more detailed ... #### Memory subsystem – terms and definitions - Memory address fixed-length sequences of bits or index - Data value the visible content of a memory location The memory location can hold even more control/bookkeeping information - validity flag, parity and ECC bits etc. - Basic memory parameters: - Access time delay or latency between a request and the access completion or the requested data returned - Memory latency the time between request and data being available (does not include the time required for refresh and deactivation) - Throughput/bandwidth main performance indicator. The rate of transferred data units per time. - Maximal, average and other latency parameters #### Memory subsystem – terms and definitions - Memory types RWM (RAM), ROM, FLASH - Data retention time and conditions (volatile/nonvolatile) - RAM memories implementations: SRAM (static), DRAM (dynamic). - RAM = Random Access Memory memory with arbitrary address/random access | memory<br>type | required<br>transistors | area for<br>1 bit | data availability | latency | |----------------|-------------------------|-----------------------|-------------------|-------------| | SRAM | about 6 | < 0,1 µm <sup>2</sup> | all the time | < 1ns – 5ns | | DRAM | 1 | $< 0.001 \ \mu m^2$ | requires refresh | about 10 ns | ## Usual SRAM chip and SRAM cell #### Principle: #### Area per memory cell: #### SRAM memory cell CMOS technology #### Usual SRAM chip and SRAM cell Common SRAM chip Read example for synchronous case : https://www.ece.cmu.edu/~ece548/localcpy/sramop.pdf #### Usual SRAM chip and SRAM cell #### Larger memory? #### Multiple port memory/cache? - A must for superscalar CPU - Required when the cache is shared between CPUs as well #### Detail of dynamic memory cell Single transistor dynamic memory bit cell bitline wordline stored bit = 1 The nMOS transistor forms a switch that connects (or not) the capacitor to the "bit-line" wire. The connection is controlled by a "word-line" wire. The process of reading discharges the capacitor same as the current leakage in time. Therefore, its state must be renewed. Refresh - required working phase of dynamic memory. Negatively affects (prolongs) the average access time. Photo source: http://www.eetimes.com/document.asp?doc\_id=1281315 #### The internal architecture of the DRAM memory chip This 4M × 1 DRAM is internally realized as a 2048x2048 array of 1b memory cells ## History of DRAM chips development | Year | Capacity | Price[\$]/GB | Access time [ns] | |------|----------|--------------|------------------| | 1980 | 64 Kb | 1 500 000 | 250 | | 1983 | 256 Kb | 500 000 | 185 | | 1985 | 1 Mb | 200 000 | 135 | | 1989 | 4 Mb | 50 000 | 110 | | 1992 | 16 Mb | 15 000 | 90 | | 1996 | 64 Mb | 10 000 | 60 | | 1998 | 128 Mb | 4 000 | 60 | | 2000 | 256 Mb | 1 000 | 55 | | 2004 | 512 Mb | 250 | 50 | | 2007 | 1 Gb | 50 | 40 | RAS – Row Address Strobe, CAS – Column Address Strobe #### Old school DRAM – asynchronous access The address is transferred in two phases – reduces the number of chip module pins and is natural for internal DRAM organization This method is preserved even for today chips even that more pins/balls are not so big problem today RAS – Row Address Strobe, CAS – Column Address Strobe #### SDRAM – end of 90-ties – synchronous DRAM SDRAM chip is equipped by the counter that can be used to define continuous block length (burst) which is read together #### SDRAM – the most widely used main memory technology - SDRAM clock frequency up to 100 MHz, 2.5V. - DDR SDRAM data transfer at both CLK edges, 2.5V. - DDR2 SDRAM lower power consumption 1.8V, frequency up to 400 MHz. - DDR3 SDRAM even lower power consumption at 1.5V, frequency up to 800 MHz. - DDR4 SDRAM ... - There are also other dynamic memory types, i.e., RAMBUS, that uses an entirely different concept - All these innovations are focused mainly on throughput, not on the random access latency. #### Memory and CPU speed disproportion – Moore's law #### Bubble sort – algorithm example from seminaries ``` int array[5]=\{5,3,4,1,2\}; int main() int N = 5, i, j, tmp; for(i=0; i<N; i++) for(j=0; j<N-1-i; j++) if(array[j+1]<array[j])</pre> tmp = array[j+1]; array[j+1] = array[j]; array[j] = tmp; return 0; ``` What can we consider and expect from our programs? Think about some typical data access patterns and execution flow. #### Memory hierarchy – the principle of locality Programs/processes access a small proportion of their address space at any given instant of time ## Temporal locality - Items accessed recently are likely to be accessed again soon - e.g., instructions in a loop, instruction variables # Spatial locality - Items near those accessed recently are likely to be accessed soon. - E.g., sequential instruction access (program memory), array data (data memory). ## Memory hierarchy introduced based on locality - The solution to resolve capacity and speed requirements is to build address space (data storage in general) as a hierarchy of different technologies. - Store input/output data, program code and its runtime data on large and cheaper secondary storage (hard disk) - Copy recently accessed (and nearby) items from disk to smaller DRAM based main memory (usually under operating system control) - Copy more recently accessed (and nearby) items from DRAM to smaller SRAM memory (cache) attached to CPU (hidden memory, transactions under HW control), optionally, tightly coupled memory under program's control - Move currently processed variables to CPU registers (under machine program/compiler control) #### Contemporary price/size examples | Type/<br>Size | L1 32kB | Sync<br>SRAM | DDR3<br>16 GB | HDD 3TB | |----------------------|----------|-----------------|---------------|------------| | Price | 10 kč/kB | 300<br>kč/MB | 123<br>kč/GB | 1 kč/GB | | Speed/<br>throughput | 0.22ns | 0.58<br>ns/word | 15<br>GB/sec | 100 MB/sec | Some data can be available in more copies (consider levels and/or SMP). Mechanisms to keep consistency required if data are modified. #### Mechanism to lookup demanded information? - According to the address and other management information (data validity flags etc). - The lookup starts at the most closely located memory level (local CPU L1 cache). - Requirements: - Memory consistency/coherency. - Used means: - Memory management unit to translate the virtual address to physical and signal missing data on the given level. - Mechanisms to free (swap) memory locations and migrate data between hierarchy levels - Hit (data located in upper level fast), miss (copy from the lower level required) # Example of the CPU with three-level cache Harvard architecture L1 cache - Intel Nehalem IMC: the integrated memory controller with 3 DDR3 memory channels, - QPI: Quick-Path Interconnect ports - Compare the sizes of caches at each level!!! #### Terminology definitions for cache memory - Cache hit corresponds to the situation when the search location is found in the cache. - Cache miss, opposite. Not found. - Cache line or Cache block basic unit/size which is copied to/from memory. - Cache block size from 8B to 1KB, typically 32/64/128B in practice. - As for B4M35PAP use more precise definition: - Cache block data, which are transferred to/from memory cache. - Cache line includes also management informations about the block (Tag, valid, dirty, etc. – depends on the protocol) - Cache row corresponds to the internal cache organization #### Example - Consider cache of size 8 one word blocks. Where are stored data/block from address 0xF0000014? - Fully associative, - Directly mapped, or - Or a limited number of ways (N=2) associative (2-way cache). #### Directly mapped cache #### Directly mapped cache Directly mapped cache: one block in each set Capacity – C Number of sets – S Block size - b Number of blocks – B Degree of associativity – N C = 8 (8 words), $$S = B = 8,$$ b = 1 (one word in the block), N = 1 8-entry x (1+27+32)-bit SRAM #### More realistic cache line organization - Tag upper bits of block index in memory (corresponds to memory address divided by the size of one way of the cache). - Data field holds actual content/values corresponding to the cached address/addresses. - Validity bit indicates if Data field is valid, holds real data or is unused/unsynchronized. - Dirty bit distinguishes the state of the data field. Informs that value hold in the cache differs to value in main memory, that is updated and not written back yet. | V More flags, i.e. D Tag Data | |-------------------------------| |-------------------------------| ## Direct mapped cache implementation – block size 4 words ## Cache with the limited degree of associativity -N=2 (ways) # What is advantage of the higher associativity degree? Capacity – C Number of sets – S Block size – b Number of blocks – B Degree of associativity – N C = 8 (8 words), S = 4, b = 1 (one word in the block), B = 8 N = 2 ## Cache with limited degree of associativity – N=4 (ways) #### Fully associative cache - The fully associative cache contains only one set, the degree of associativity is equal to the number of blocks (N = B). The memory address can be mapped anywhere. - ... is another naming for a B-way associative cache with one set - ... has the least amount of conflicts for the given capacity but needs the most HW means (comparators) - the chip surface is growing - ... is suitable for a relatively small cache sizes A fully associative cache has only S=1 set. #### Important cache access statistical parameters - Hit Rate the number of memory accesses satisfied by the given level of cache divided by the number of all memory accesses - Miss Rate same principle, but for requests resulting in access to slower memory = 1 – Hit Rate. - Miss Penalty time required to transfer block (data) from lower/slower memory level. - Average Memory Access Time (AMAT) AMAT = HitTime + MissRate×MissPenalty Miss Penalty for multilevel cache can be computed by recursive application of AMAT formula #### Comparison of different cache sizes and organizations Remember: 1. miss rate is not the cache parameter/feature! 2. miss rate is not the parameter/feature of the program! # What can be gained from spatial locality? Miss rate of consecutive accesses can be reduced by increasing block size – expected spatial locality. On the other hand, the increased block size for same cache capacity results in smaller number of sets and the higher probability of conflicts (set number aliases) and then to increase of miss rate. The solution can be a combination with the prediction of locations for prefetch or prefetch control instructions. Miss rate versus block size and cache size on SPEC92 benchmark Adapted from Hennessy and Patterson, *Computer Architecture: A Quantitative Approach*, 3rd ed., Morgan Kaufmann, 2003. - Data has to be filled from main memory, but quite often all available cache locations which address can be mapped to are allocated - Cache content replacement policy (offending cache line is invalidated either immediately or after data are placed in the write queue/buffer) - Random the random cache line is evicted. Simple but not optimal. - **LRU** (Least Recently Used) additional information is required to find cache line that has not been used for the longest time - **LFU** (Least Frequently Used) additional information is required to find cache line that is used least frequently requires some kind of forgetting - ARC (Adaptive Replacement Cache) the combination of LRU and LFU concepts - Write-back content of the modified (dirty D bit) cache line is moved to the write queue when the line is to be used for another address. Processed automatically by HW. - How is LRU (Least Recently Used) policy implemented ??? - Consider 4-way associative cache! - It is not easy if LRU processing is expected to be implemented fast ... - Intel uses pseudo-LRU pro 4-way, each set has only 3 additional bits (full LRU requires to encode one of 4! = 24 permutations i.e. 5 bits) - Cache activity is different for two ceases, data are found (cache hit), data are not found (cache miss) - In the case of a hit, we need to keep track of what way has provided data - certainly not the least used one (i.e., the most recently used) - In the case of a miss, we have to decide where to save the new data How is LRU (Least Recently Used) policy implemented ??? - The first bit "AB/CD" is set if the hit is in A or B. The bit is cleared if ht is in C or D. No information is changed for miss case. This bit "AB/CD" informs in which "half" was the last hit. - Recurrently, the bit "A/B" is set if the hit is in A and cleared for the hit in B. - Similarly for the "C/D" bit. - How is LRU (Least Recently Used) policy implemented ??? - Which data (way) are replaced in cache miss case??? Summarize: Pseudo-LRU advantage is that all bits "AB/CD", "A/B", "C/D" are only written or left unchanged in the cache hit case. Slowdown (read) occurs only for the cache miss case. Binary tree solution is easily expendable for pseudo-LRU implementation for 8, 16, etc. ways. # Resolve **Data write** by the processor into memory - There is the cache in between! - Data consistency logical requirement to ensure same content for given address on all hierarchy levels. - Write through as data are written into cache they are written to write queue-buffer and then are written asynchronously into memory. - Write back data are updated only in cache and Dirty (D bit of line metadata) is set. Actual write into memory is initiated when given cache-line is to be reused for other content or when sync is required. - **Dirty bit** additional bit in cache-line metadata. Marks situation when cache holds **modified** value and main memory requires the update. # Resolve **Data write** by processor into memory ### There are more variants of write strategies: - Write-combining (data are collected in write **combine buffer**. There are written together later; it does not guarantee the ordering (weakly ordered memory); example: write to video/framebuffer RAM of the graphic card) combining - **Uncacheable** (typically when the address does not target RAM/main memory => it usually corresponds to write into device registers, i.e., PCIe card which has BAR mapped to this address - Write-protect - x86 architecture uses **Memory Type Range Registers** (MTRR) registers for these strategies selection or Page Attribute Table (PAT) on newer CPUs which allows per page attributes specification | Address | Data | | | |-----------------------------------|------|--|--| | 1111111100 | | | | | 1111111000 | | | | | 1111110100 | | | | | 1111110000 | | | | | 1111101100 | | | | | 1111101000 | | | | | 1111100100 | | | | | 1111100000 | | | | | : | | | | | 0000100100 | | | | | 0000100000 | | | | | 0000011100 | | | | | 0000011000 | | | | | 0000010100 | | | | | 0000010000 | | | | | 0000001100 | | | | | 0000001000 | | | | | 0000000100 | | | | | 0000000000 | | | | | 2 <sup>30</sup> -Word Main Memory | | | | Write- Write- back ### Trend – Multiple levels cache - Primary cache is directly connected to the processor - Fast, small. The most important: minimal Hit Time - L2 Cache resolves misses in primary cache - Larger, slower, but still much faster than main memory. Usually shared between cores cluster. The most important: low Miss Rate - Main memory resolves misses in the last cache level - Today high-performance system use even L3 cache | Parameter | typical for L1 | typical for L2 | |-----------------------|----------------|----------------| | Number of blocks | 250-2000 | 15 000-250 000 | | KB | 16-64 | 2 000-3 000 | | Block size | 16-64 | 64-128 | | Miss penalty (cycles) | 10-25 | 100-1 000 | | Miss rates | 2-5% | 0,1-2% | #### Victim cache - Directly mapped cache is cheap and fast - The problem of the directly mapped cache is that in case of a collision (the aliasing mapping of two different addresses) older (often still useful) data/instructions are replaced by newer ones - Solving this problem was N-way associative, resp. fully associative cache. - **Is this the only solution? No!** You can still use the so-called Victim cache. - PRINCIPLE: Use a fast, directly mapped cache. If we remove data from this cache, we will store it in the Victim cache. In cache miss, data are additionally searched in the victim cache before access to the main memory. #### Victim cache - A: The incoming block is placed into the main cache and "expelled" block into Victim cache (FIFO strategy for Victim cache is sufficient to realize LRU – the result of B rule) - **B**: In the case of a miss in the main cache and hit in the Victim cache, the cache lines are swapped between these caches - Is this only alternative? No! An assist cache is the next alternative. #### Assist cache Main directly mapped cache - A: Incoming block is stored into Assist cache (FIFO) - B: If there is miss in the main cache and the hit in the Assist cache, swap the cache lines between caches. - Remarks: Data are transferred into the main cache only after the hit in Assist cache, that is, after repeated requests to access the same address. Therefore, the data cached in the main cache prove time locality. # Do you understand this lecture? - If so, you are already aware that using 2 principles (temporal and spatial locality principles) can lead to a significant speedup of your program by using cache effectively ... !!! - There are HW and SW (compiler) techniques that optimize caching based on these principles. You can not influence HW techniques from a programmer's point of view. You can set optimization level for compiler ... - However, even the best compiler only compiles what the programmer wrote. Algorithm selection, data representation, and manipulation of data structures are all determined by the programmer. Therefore, "the most" work is still in the hands of the programmer, and it depends to a large extent on programmer how "fast" program will be. #### Instruction and data cache - Instruction cache more complex, but read only - Appropriate code reordering, eventually reordering/grouping of hot or interconnected functions in memory - Profiling - Data cache easier - Proper data layout the data we plan to use sequentially, sort sequentially in memory, etc. - Merge fields or related data structures, locate the most used fields first in structures - Work on data blocks use the already used one as soon as possible - Iteration in nested cycles see introductory example to browse the memory sequentially and not with skips - merging two loops into one Loop fusion, etc. ## Cache conflicts – aliasing Spatial locality – conflicts/aliasing in cache: ``` /* Before optimization */ int values[SIZE]; int keys[SIZE]; int scores[SIZE]; /* After optimization */ struct item{ int value; int key; int score; }; struct item records[SIZE]; ``` ``` Assume 2-way associative cache... for(i=0; i<SIZE; i++) for(j=0; j<SIZE; j++) ``` ## Example of temporal locality Temporal locality: ``` /* Před optimalizací */ for (i = 0; i < SIZE; i++) for (j = 0; j < SIZE; j++) a[i][j] = b[i][j] * c[i][j]; for (i = 0; i < SIZE; i++) for (j = 0; j < SIZE; j++) d[i][j] = a[i][j] - c[i][j]; /* Po optimalizaci */ It is not just about saving the instructions, but also using for (i = 0; i < SIZE; i++) the cache more efficiently ... for (j = 0; j < SIZE; j++) \{ a[i][j] = b[i][j] * c[i][j]; d[i][j] = a[i][j] - c[i][j]; ``` ## Example – matrix multiplication Next example – matrix multiplication ``` for(i=0; i < N; i++) for(j=0; j < N; j++) { tmp = 0; for (k=0; k < N; k++) tmp += y[i][k]*z[k][j]; example ...) x[i][j] = tmp; }</pre> Will it help us somehow when these two lines are swapped? Will the program be equivalent? (See introductory tmp += y[i][k]*z[k][j]; example ...) ``` ### Example – matrix multiplication - Next example matrix multiplication - It is better to use so-called block multiplication. - Idea: Let's divide the calculation into BxB sub-matrices that will fit in cache ... => elimination of "capacity misses" ``` for (jj = 0; jj < N; jj = jj+B) for (kk = 0; kk < N; kk = kk+B) for (i = 0; i < N; i++) for (j = jj; j < min(jj+B-1,N); j++) { tmp = 0; for (k = kk; k < min(kk+B-1,N); k++) tmp += y[i][k]*z[k][j]; x[i][j] = x[i][j] + tmp; } More to read: http://suif.stanford.edu/papers/lam-asplos91.pdf</pre> ``` # How programmer and compiler can reduce cache misses? - Do not waste the memory use the minimal required amount of memory - Do you see differences in these declarations? ``` • /* Before optimization */ int a=0; char b='a'; int c=1; • /* After optimization */ int a=0; int c=1; char b='a'; c ``` #### What is incorrect? – See holes ``` struct cheese { char name[17]; /* 0 17 */ /* XXX 1 byte hole, try to pack */ short age; /* 18 2 */ char type; /* 20 1 */ /* XXX 3 bytes hole, try to pack */ int calories; /* 24 4 */ short price; /* 28 2 */ /* XXX 2 bytes hole, try to pack */ int barcode[4]; /* 32 16 */ }; /* size: 48, cachelines: 1 */ /* sum members: 42, holes: 3 */ /* sum holes: 6 */ /* last cacheline: 48 bytes */ Arnaldo Carvalho de Melo: The 7 dwarves: debugging information beyond gdb ``` #### Lessons learned - Be careful about the layout of the structure members - Place the most critical elements (most commonly used) ones at the beginning of the structure - If you access structure members, try to keep the order in which they are defined in the structure - For larger structures, the rules also apply and can be applied for the cache line size - The other question is what members should be in the structure at all: OOP principle vs. speed ### Programmer decides data structures layout - Data, which are accessed in same time instant (sequentially) group together. - Data, which are often accessed, group together. - Data alignment in memory has to be often analyzed as well – directly in assembly language or in C check if your compiler aligns allocated memory to 8-byte border for doubles, if not: - Allocate as much as you need + 4B (or even more according to data size) - use AND to obtain aligned store for your data, example: ``` double a[5]; double *p, *newp; p = (double*)malloc ((sizeof(double)*5)+4); newp = (double*)((intptr_t)(p+4)) & (-7); ``` See also int posix\_memalign(void \*\*memptr, size\_t align, size\_t size); # Think of algorithms to not access memory necessarily Prime numbers search – Sieve of Eratosthenes: ``` /* Before optimization */ boolean array[max]; for(i=2;i<max;i++) {</pre> Already optimized, when zero, then zero for array[i] = 1; all multiples for(i=2;i<max;i++) The transfer occurs only if(array[i]) for the cache miss for(j=i;j<max;j+=i)</pre> array[j] = 0; /* transfer from memory to cache write 0*/ ``` ### Refrain from unnecessary writes – clean line easier to replace Prime numbers search – Sieve of Eratosthenes: ``` /* After optimization */ boolean array[max]; for(i=2;i<max;i++) { array[i] = 1; for(i=2;i<max;i++)</pre> if(array[i]) for(j=2;j<max;j+=i) if(array[j]!=0) /* transfer from memory into cache and read */ array[j] = 0; /* write 0 only if required */ ``` - It reduces useless writes (reduces writes to main memory - dirty cache lines has to be written before line reuse) # Cache bypass can speed up your programs for some cases - If you are producing data, which are not used in a short time (non-temporal write operation), there is no reason to cache it - It is often the case for large data structures (matrices, etc.) - Why does this speed up the program? It stores data from "a" variable to "p" address without forcing caching of location. However, if the "p" already exists in the cache, the cache will be updated. - -> see Write-combining strategy; - -> final WC buffer flushing is under programmer control, else by HW - More details: "Caching of Temporal vs. Non-Temporal Data" in Chapter 10 in the Intel 64 and IA-32 Architectures Software Developer's Manual, Volume 1. ### Optimize often called functions - If you frequently and especially in a fast sequence call for the same function, optimize it! Use caching principle for that sometimes, be careful about threads ... - Example: We know that we will need to calculate square roots of integer only and even often only from 0 to 10. ``` double sqrt10(int i) { static const double lookup_table[] = {0, 1, sqrt(2), sqrt(3), 2, sqrt(5), sqrt(6), sqrt(7), sqrt(8), 3, sqrt(10) }; if(0 <= i && i <= 10) return lookup_table[i]; else return sqrt(i); }</pre> ``` ### Optimize often called functions Example: We will call a function which is called often in succession with the same parameters... ``` double f(double x, double y) { return sqrt(x * sin(x) + y * cos(y)); } After optimization, be careful about threads: double f(double x, double y) { static double prev_x = 0, prev_y = 0, result = 0; if (x == prev_x & y == prev_y) return result; prev_x = x; prev_y = y; result = sqrt(x * sin(x) + y * cos(y)); return result; ``` ## How to determine cache parameters? Linux ``` #include <unistd.h> long sysconf (int name); Kde name: _SC_LEVEL1_ICACHE_SIZE _SC_LEVEL1_ICACHE_ASSOC _SC_LEVEL1_ICACHE_LINESIZE etc. ``` Windows ``` GetLogicalProcessorInformation() -> SYSTEM_LOGICAL_PROCESSOR_INFORMATION whi ch contains CACHE_DESCRIPTOR field ``` Virtual memory. # Reasons to introduce virtual memory... - Many (>10, server >10000) processes run in parallel on a computer - Problem is how to divide and manage physical memory (i.e., 1 GB) between these processes. If the single continuous block is provided, a required amount is not known in advance. Another problem is a corruption of memory by malicious program (i.e., virus) or due to an error in the program (unintended programmer mistake – bad pointers manipulation) which can target block allocated to other process. - Address translation together with virtual memory is solution... - Each process is given the illusion that it has separate memory/ address space allocated to it and can use all pointers values (excluding some specific areas, i.e. range above 3 GB for 32-bit x86). - It is even possible to maintain the illusion that each process has whole or even more memory available than is total physical main memory in a system because secondary memory can provide additional space. - Basic idea: Process addresses memory by virtual addresses (own address space), and these addresses are translated to physical ones. ## Reasons to introduce virtual memory... - Explain idea on 8B (Bytes) virtual address space and 8B physical memory - Now to implement address translation? Byte addressing expected. - One of the solutions: Translation of random virtual address to random physical address is required. i.e., 3-bit virtual address should be translated to 3-bit physical address. It is enough to use a table with 8 entries, where each entry holds 3 bity, 8x3=24bits/process in total. • Problem! If the virtual address space is 4 GB, lookup table size would be 232x32 bitů = 16GB for each process. It is too much ... # Virtual memory - Solve too large table from the previous slide - Mappin of each arbitrarily (cell/byte) virtual address to arbitrarily virtual address is practically infeasible! - **Solution:** Divide virtual address space into blocks of the same size virtual pages, and physical memory on physical pages of the same size. In our example, we have a 2B page. • Our solution then translates virtual addresses on groups basis... Inside the given page some bits define byte offset and are not used during translation. We are thus able to use/map the entire address space. ## Virtual memory – example No 1 ``` #include <stdio.h> #include <stdlib.h> int main() int a, b[4], *c, d; c = (int*)malloc(4*sizeof(int)); printf("%p %p %p %p\n",&a,&b,&c,&d); printf("%p %p %p\n",&b[0],&b[1],&b[2]); printf("%p %p %p\n",&c[0],&c[1],&c[2]); free(c); return 0; ``` What are the consequences? Array data are stored sequentially. More questions ... - Which address is it? - Where are these data mapped in cache and phys. mem? 0028FF1C 0028FF0C 0028FF08 0028FF04 0028FF0C 0028FF10 0028FF14 00801850 00801854 00801858 Program output: ## Virtual address and virtual memory - **Virtual memory (VM)** a way to manage memory where the separate address space is provided to each process, it is (can be) organized independently on the physical memory ranges and can be even bigger than the whole physical memory - Programs/instructions running on the CPU operate with data only through virtual addresses - Translation from the virtual address (**VA**) to the physical address (**PA**) is implemented in HW (MMU, TLB) fully or can require TLB fill by OS. - Common OSes implement virtual memory through paging which extends concept even to swapping memory content onto secondary storage (disc) ## Virtual memory - paging - Process virtual memory content is divided into aligned pages of same size (power of 2, usually 4 or 8 kB) - Physical memory consists of page frames of the same size - Note: huge pages option on a modern OS and HW 2<sup>n</sup> pages # Virtual memory - paging - Each virtual page may map to at most one physical page (vice versa rule is not required) - Multiple virtual pages may be mapped to one particular physical page. What does it bring? - We can share memory across different processes or threads (data or code - the OS loads the shared libraries only once), we can provide other privileges (access rights). - If the program tries to access the page in a way that does not match its permission, the CPU generates a General Protection Fault (SIGSEGV) - Handler for General protection fault a typical reaction is the end of the process # The virtual/physical address and data ### Virtual and physical addressing in more detail Consider virtual address width 32 bits, physical memory size 1GB and 4 KB page size What is a very important practical consequence of this arrangement → the least significant address bits (offset) are unchanged by translation. ``` #include <stdio.h> #include <stdlib.h> int main() int a, b[4], *c, d; c = (int*)malloc(4*sizeof(int)); printf("%p %p %p %p\n",&a,&b,&c,&d); printf("%p %p %p\n",&b[0],&b[1],&b[2]); printf("%p %p %p\n",&c[0],&c[1],&c[2]); free(c); return 0; 0028FF1C 0028FF0C 0028FF08 0028FF04 0028FF0C 0028FF10 0028FF14 Program output: 00801850 00801854 00801858 ``` - Have you noticed addresses, where a, c, d variables, and array b are located? - What does it mean if program is extended by commands: ``` a = 1; b[0] = a+1; b[1] = b[0]+1; d = b[2]; //b[2] is not initialized.. ``` - Consider L1 data cache of size 32kB with associativity degree 8 and block size 64B. Cache is initially empty. - What happens when the first line of the program is executed? ``` a = 1; b[0] = a+1; b[1] = b[0]+1; d = b[2]; ``` - Consider L1 data cache of size 32kB with associativity degree 8 and block size 64B. Cache is initially empty. - What happens when the first line of the program is executed? - Consider L1 data cache of size 32kB with associativity degree 8 and block size 64B. Cache is initially empty. - What happens when the first line of the program is executed? #### **Conclusions:** - Paging (virtual memory realization) does not disturb spatial locality principle => important for the cache. - Data on adjacent virtual addresses will be stored in physical memory side by side (unless it exceeds the page boundary). - If a page fault occurs as a result of the cache miss, then the whole page moves to memory from disc, and then the cache line moves to the cache. The next cache miss inside the page will no longer cause a page fault (until the page is replaced by another page). #### Address translation - Page Table - Root pointer/page directory base register (x86 CR3=PDBR) - Page table directory PTD - Page table entries PTE - Basic mapping unit is a page (page frame) - The page is a basic unit of data transfers between main memory and secondary storage - Mapping is implemented as the look-up table in most cases - Address translation is realized by the Memory Management Unit (MMU) which is part of CPU - An example follows on the next slide: ### Virtual to physical address translation realization - The data structure of Page Directory (Page Table) is stored in main memory. Allocation of the continuous area in physical memory and placing its physical address into PDBR register is the of the operating system. - PDBR page directory base register x86 is realized by CR3 register it contains the physical address of the start of page table - PTBR page table base register the same in other documents … ## Virtual to physical address translation realization ### Analyze memory requirements for page table - Typical page size 4 kB = 2^12 - For known page address, only 12 bits are used as an offset to address inside page. 20 bits (for 32-bit address) remain. - The fastest map/table look-up is indexing ⇒ use array structure - Result: Page Directory (Page Table) should provide 2^20 entries (PTEs). It is not practical and causes may disadvantages. For 200 processes it requires 200×2^20×4 bytes = 800 MB of memory. - Usual process/thread work with small part of the whole address space (temporal locality principle) in given "instant of time". The usual process utilizes an only a smaller portion of maximal address space as well. - Physical space allocation fragmentation problem when the large compact table is used for each process - Solution: multilevel page table lower levels populated only for used address ranges # Multilevel page table 4-Level Address Translation ### Multilevel page table – 2 levels ### Multilevel page tables #### Remarks to the previous slide: - Only a few processes use whole available address space => it is not necessary to allocate all 2<sup>10</sup> Page tables of the second level - Page tables can be paged to disk (not used in Linux) #### Overall notes: - Intel IA32 implements 2-level page tables - Level 1 Page Table is named as Page Directory (10 bits for indexing) - Level 2 Page Table is named simply Page Table (10 bits) - For 64-bit virtual addresses, it is usual to use fewer bits for physical address – for an example 48 or 40 and even virtual address has some limitations. - Intel Core i7 uses 4-level page tables and 48 address space - Level 1 Page Table: Page global directory (9 bits) indexed by bits 39..47 - Level 2 Page Table: Page upper directory (9 bits) indexed by bits 30..38 - Level 3 Page Table: Page middle directory (9 bits) indexed by bits 21..29 - Level 4 Page Table: Page table (9 bits) indexed by bits 12..20 ### Which fields are in page table entries? # Which fields are in page table entries? Analyze entries of Page Directory (Page Table entry of level 1 example) | 31 | | | | | | | 1 | 0 | |----|-------------------------------------|-------|---|-----|-----|-----|-----|-----| | | Can be used by the operating system | | | | | | | P=0 | | | | | | | · · | | | | | 31 | 12 | <br>6 | 5 | 4 | 3 | 2 | 1 | 0 | | | The base address of the Page table | | A | PCD | PWT | U/S | R/W | P=1 | - bit 0: Present bit informs if the page is present in memory (1). If (0) then page data are stored on disc or given virtual address is not mapped at all Named as V valid bit in some other sources/architectures. - bit 1: Read/Write: if 1 R/W; if 0 only read allowed (RO) - bit 2: User/Supervisor: 1 user accessible; 0 only OS - bit 3: Write-through/Write-back cache strategy for given page - bit 4: Cache disabled/enabled some peripherals are mapped into memory space (memory mapped I/O), this allows immediate read/write of its registers. These addresses can be considered as un-cached I/O ports. - bit 5: Accessed set if the page content is read/written by CPU is used during decision which pages should be freed when memory is required. # Which fields are in page table entries? Analyze entries of (leaf) Page Table (Page Table of level 2 for example) - bit 6: Dirty bit Is set if page has been modified (written into) after last operating system check. Such page has to be written back to swap in case of PFN reuse for other purposes. Operating system is responsible to clear of Dirty and Accessed bits. - Other bits are the same as for the directory but apply to individual pages ### Remarks - Each process has its own page table - Process-specific value of CPU PTBRT register is loaded by OS when the given process is scheduled to run - It ensures memory separation and protection between processes - Page table entry format fields required to remember - $V Validity Bit. V=0 \rightarrow page is not valid (is invalid)$ - AR Access Rights (Read Only, Read/Write, Executable, etc.), - Frame# page frame number (location in physical memory) - Other management information, Modified/Dirty, (more bits discussed later, permission, system, user etc.). | V AR | Frame# | |------|--------| |------|--------| # Virtual memory – Hardware and software interaction ### How to resolve page-fault - Check first that fault address belongs to process mapped areas - If the free physical frame is available - The missing data are found in the backing store (usually swap or file on disk) - Page content is read (usually through DMA, Direct Memory Access, part of some future lesson) to the allocated free frame. If read blocks, the OS scheduler switches to another process. - End of the DMA transfer raises interrupt, OS updates page table of the original process. - Scheduler switches to (resumes) original process. - If no free frame is available, some frame has to be released - The LRU algorithm finds (unpinned not locked in physical memory by OS) frame, which can be released. - If the Dirty bit is set, frame content is written to the backing store (disc). If store is a swap store the disc block number into the PTE or other place - Then continue with the gained free physical frame. ### Virtual memory and files on disk (secondary memories)... - Virtual memory extends available "physical" memory by secondary memory space. The pages are automatically swapped/read to/from the disc. This can be reused... - Mapping of programs and dynamic libraries into memory: - Programs and libraries are stored as binary files (holding instructions and data) in the filesystem - When a new program is about to be run (the process is allocated): - OS notes at which virtual address ranges/areas (VMA) should be blocks of the file available in given address space - OS actualizes process Page table as result of fault and uses information noted in VMAs to fill pages by right content from the file then sets entries as Valid=1. In the case of physical memory pressure, discards unmodified pages and sets Valid=0 - Program is read automatically by memory management as it runs... - See **mmap()** functions allocates VMA and update Page table such way that the area is transparent window into the part of the whole file. ### Multilevel page table – translation overhead 4-Level Address Translation - Translation would take a long time, even if entries for all levels were present in the cache. (One access per level, they cannot be done in parallel.) - The solution is to cache found/computed physical addresses - Such cache is labeled as Translation Look-Aside Buffer - Even multi-level translation caching are in use today ### Ideal translation case when TLB serves all translations - Notice that single memory access can result in multiple misses - If TLB miss occurs, it is necessary to run HW (or SW on some architectures) page walk. It usually uses cached access to the page table. ### Fast MMU/address translation using TLB - Translation-Lookaside Buffer, or may it be, more descriptive name – Translation-Cache - The cache of frame numbers where key is page virtual addresses (virtual page frame number – VPFN) # Address translation – Intel Nehalem (Core i7) http://cs.nyu.edu/courses/spring13/CSCI-UA.0201-003/lecture18.pdf # Address translation - Intel Nehalem (Core i7) - in more detail # Memory organization - Intel Nehalem (Core i7) ### Memory organization - Intel Nehalem - some remarks - Block size: 64B - CPU reads whole cache line/block from main memory and each is 64B aligned - (6 LS bits are zeros), partial line fills allowed - L1 Harvard. Shared by two (H)threads instruction – 4-way 32kB, data 8-way 32kB - L2 unified, 8-way, non-inclusive, WB - L3 unified, 16-way, inclusive (each line stored in L1 or L2 has a copy in L3), WB - Store Buffers temporal data store for each write to eliminate wait for the write to the cache or main memory. Ensure that final stores are in original order and solve "transaction" rollback or forced store for: - exceptions, interrupts, serialization/barrier instructions, lock prefix, ... - TLBs (Translation Lookaside Buffers) are separated for the first level Data L1 32kB/8-ways results in 4kB range (same as the page) which allows using LSBs of virtual address to select L1 set in parallel with the MMU/TLB lookup #### Intel Core i7 – the same but different view # Typical sizes of today I/D and TLB caches comparison | | Typical paged memory parameters | Typical TLB | | | |-----------------------------|---------------------------------|-------------------------------|--|--| | Size in blocks | 16 000-250 000 | 40-1024 | | | | Size | 500-1 000 MB | 0,25-16 KB | | | | Block sizes in B | 4 000-64 000 | 4-32 | | | | Miss penalty (clock cycles) | 10 000 000 –<br>100 000 000 | 10-1 000 | | | | Miss rates | 0,00001-0,0001% | 0,01-2 | | | | Backing store | Pages on the disk | Page table in the main memory | | | | Fast access location | Main memory frames | TLB | | | ### More efficient memory use – means to speed up programs Your program can take into account the page size and use memory more efficiently - by aligning to the multiples of page size, and then reducing internal and external page fragmentation .. (ordering allocations, etc. See also *memory pool*) ### Windows – query memory system parameters ``` #include <stdio.h> #include <windows.h> int main(void) { SYSTEM_INFO s; GetSystemInfo(&s); printf("Page size is: %ld B.\n", ns.dwPageSize); printf("Address range for application (and dll): 0x\%1x - 0x\%1x\n'', s.lpMinimumApplicationAddress, s.lpMaximumApplicationAddress); return 0; ``` # Are hierarchical (multilevel) page tables only alternative? - Hierarchical page tables are (in fact) represent a tree structure that needs to be searched - Another alternative exists: Inverted Page Tables - 64-bit virtual address space is quite large; physical memory is much smaller → a big disproportion - **Idea:** Physical memory is divided into pages. It is enough to have an array of rows equivalent to the number of physical pages to store information to which virtual page is physical one allocated. - The problem is poor spatial locality (cacheability) as the result and limitation to physical map page only to single virtual one Virtual memory as used in Linux ### Definitions – put things into context - Linux organizes VM as a collection of virtual memory areas (VMA) - The Area is a continuous block valid process virtual memory, which has some purpose. Example: code segment, data segment, heap, shared library segment, user stack. - Each valid virtual page belongs to some VMA. - Use of areas/segments allows to organize virtual memory with "gaps" – segments are not required to follow up one after other. Even higher levels of page tables can be populated at runtime. ### struct task struct ``` struct task struct { unsigned short gid,egid,sgid,fsgid; volatile long state; /* -1 unrunnable, 0 runnable, >0 stopped */ unsigned long timeout, policy, rt priority; long unsigned long it real value, it prof value, it virt value; counter; unsigned long it real incr, it prof incr, it virt incr; long priority; long signal; struct timer list real timer; unsigned utime, stime, cutime, cstime, start time; unsigned long blocked; /* bitmap of masked signals */ long min flt, maj flt, nswap, cmin flt, cmaj flt, cnswap; unsigned long flags; /* per process flags, defined below unsigned long int swappable:1; int errno; unsigned long swap address; debugreg[8]; /* Hardware debugging registers */ long unsigned long old maj flt; /* old value of maj flt */ struct exec domain *exec domain; unsigned long dec flt; /* page fault count of the last time */ struct linux binfmt *binfmt; unsigned long swap cnt; *number of pages to swap on next pass */ struct task_struct *next_task, *prev_task; struct rlimit rlim[RLIM NLIMITS]; struct task struct *next run, *prev run; unsigned short used math; saved_kernel_stack; unsigned long comm[16]; char unsigned long kernel stack page; int link_count; int exit code, exit signal; /* NULL if no tty */ struct tty struct *tty; unsigned long personality; *semundo: struct sem undo int dumpable:1; *semsleeping; struct sem queue did exec:1; int struct desc struct *ldt; int pid; struct thread struct tss; int pgrp; struct fs_ struct *fs: int tty_old_pgrp; struct files struct *files; session: int struct mm struct *mm; /* memory management info */ int leader; struct signal struct *sig; /* signal handlers */ groups[NGROUPS]; int }; struct task_struct *p_opptr, *p_pptr, *p_cptr, *p ysptr, *p osptr; struct wait queue *wait chldexit; ``` ### struct task\_struct • **task\_struct** contains (or better points) information which allows the kernel to manage execution of the process/thread (PID, the pointer to user stack user stack,...). **mm\_struct \*mm** is important for us now. ### Page Fault Exception Handling - simplified - Consider that MMU (Mem Manag Unit) invokes **Page Fault** as result of the attempt to access some memory location/translate its virtual address A (not present in TLB). This results in an execution of Page Fault Handler: - It checks if A is valid. i.e., if A points within some VMA defined by vm\_area\_struct. vm\_start and vm\_end limits are checked. A sequential search of VMAs list is time consuming => there is kept up to date search RB tree for each process areas. If the address is not valid for the process -> Segmentation Fault and kill - If the attempt is valid, is the operation permitted? access rights (read, write, execute). If not -> Protection Exception and kill the process - Access is legal to legal address. Free or victim physical page has to be found and released (marked as invalid in the appropriate page table(s) and if dirty write it back to disk), load new/requested page content, actualize Page Table. Finis and return from Page Fault Handler. CPU restarts instruction causing Page Fault. MMU proceeds address A translation correctly this time – without raising Page Fault. ### **Memory Mapping** Linux initialize content of (area) of virtual memory by: - Regular file (read from area result in a read from the file) - Anonymous filelarea if CPU read from given address the first time, the kernel uses RO mapping to the global zero initiated page. For write it searches for a free page or releases some (if it is dirty it is written to swap file), copies zero page, actualize Page Table. These initially zeroed pages are sometimes labeled as demand-zero pages More programmer use in *mmap()* function It maps files or devices into process address space to be accessed directly by CPU ### Linux memory management structures # A significant problem with reverse pages mapping - Multiple virtual pages (VPFN) from single or even multiple processes can map to a single physical page (PFN). - The mapping of virtual to physical page costs only one entry (PTE) in the page table (4/8 byte) + some much smaller amount in upper table levels (PGD, PUD, PMD) + one area description (vm\_area\_struct) for whole range. - Physical pages are a critical resource and each is described by its struct page which is found directly from its location page-frame-number (PFN) - PFN = virtual address >> PAGE SHIFT - Location of all PTE for given PFN is complicated but required to manage and release/free physical page (for reuse) and invalidation all corresponding PTEs. - If the record is held for each page then it requires 8 bytes per list entry (next and PTE pointer) but there is only ~900M low-memory on x86 in 32-bit - If 1000 processes map 2G shared memory (code, same data) then lists for reverse mapping take 1000\*2\*1024\*1024\*1024/4096\*8/1024/1024/1024 = 3.9 GiB ### Structures used for reverse mapping - Solution: objrmap + anon\_vma + prio\_tree - Each physical page (page struct) points only to corresponding VMA or inode PTE is then found by searching given page in VMA. Finding its offset. VMA points to mm\_struct which defines page table for memory context. Then location of PTE in page table is easy from VMA start and page offset in VMA. ### Virtual memory are data structures ``` struct vm area struct { struct mm struct * vm mm; /* The address space we belong to. */ /* Our start address within vm mm. */ unsigned long vm start; unsigned long vm end; /* The first byte after our end address within vm mm. */ /* linked list of VM areas per task, sorted by address */ struct vm_area_struct *vm_next; /* Access permissions of this VMA. */ pgprot_t vm_page_prot; unsigned long vm flags; /* Flags, see mm.h. */ A file's MAP_PRIVATE vma can be in both i_mmap tree and anon_vma struct rb node vm rb; list, after a COW of one of the file pages. A MAP_SHARED vma can only be in the i mmap tree. An anonymous MAP PRIVATE, stack or brk union { vma (with NULL file) can only be in an anon_vma list. struct { struct list_head list; /* aligns with prio_tree_node parent */ void *parent; struct vm area struct *head; } vm set; struct raw prio tree node prio tree node; } shared; struct list head anon vma node; /* Serialized by anon vma->lock */ For areas with an address /* Serialized by page table lock */ struct anon vma *anon vma; space and backing store, linkage into the /* Function pointers to deal with this struct. */ address space->i mmap const struct vm operations struct *vm ops; prio tree, or linkage to the list of like vmas /* Information about our backing store: */ hanging off its node, or unsigned long vm_pgoff; /* Offset (within vm file) in PAGE SIZE linkage of vma in the units, *not* PAGE CACHE SIZE */ address_space-> /* File we map to (can be NULL). */ struct file * vm file; i mmap nonlinear list. void * vm private data; /* was vm pte (shared mem) */ unsigned long vm truncate count; /* truncate count or restart addr */ ``` }; # Some system calls and their interaction with memory - fork() creates a new process as a copy of calling one. All pages (except SHM ones) of parent are marked as Copy-On-Write (COW) and are shared between processes VMAs are kept with the original writable state, but PTE of parent and child are marked RO => only the first write result in page separation/copying for child or parent and marking it RW - **clone**() create a new process, but allows to control if memory management and other aspects should be separated or shared with parent process or thread => if MM shared then thread is created - mmap() creates new VMA/region in linear/virtual address space of the given process and allows to map file into it - mremap() remaps or modifies size and attributes of the memory region - munmap() releases whole or part of region. (If unmapped in middle, region is divided into two) - **shmat**() connects/maps shared memory segment to the process - shmdt() undoes shmat() - exit() destroys process and all its memory areas and regions #### References - Randal E. Bryant, David R. O'Hallaron: Computer Systems, A Programmer's Perspective. - http://cs.nyu.edu/courses/spring13/CSCI-UA.0201-003/lecture18.pdf - David Money Harris and Sarah L. Harris: Digital Design and Computer Architecture, Second Edition. Morgan Kaufmann.